Mammadli Yasaman- computer Engineering- 1200i- digital Systems Integrated d type Flip-Flop



Yüklə 1,23 Mb.
tarix11.11.2022
ölçüsü1,23 Mb.
#68649
Mammadli Yasaman



Mammadli Yasaman- Computer Engineering- 1200i- Digital Systems
Integrated D Type Flip-Flop
The major drawback of the SR flip-flop (i.e. its indeterminate output and non-allowed logic states) described in Digital Electronics Module 5.2 is overcome by the D type flip-flop. This flip-flop.1 together with its truth table and a typical schematic circuit symbol, may be called a Data flip-flop because of its ability to ‘latch’ and remember data, or a Delay flip-flop because latching and remembering data can be used to create a delay in the progress of that data through a circuit. To avoid the ambiguity in the title therefore, it is usually known simply as the D Type. The simplest form of D Type flip-flop is basically a high activated SR type with an additional inverter to ensure that the S and R inputs cannot both be high or both low at the same time. This simple modification prevents both the indeterminate and non-allowed states of the SR flip-flop. The S and R inputs are now replaced by a single D input, and all D type flip-flops have a clock input.

SYNCHRONOUS
  1. Set Mode



2.Reset Mode



ASYNCHRONOUS 1. Set Mode
2.Reset Mode
3.Hold mode

4.Inactive Mode



Yüklə 1,23 Mb.

Dostları ilə paylaş:




Verilənlər bazası müəlliflik hüququ ilə müdafiə olunur ©azkurs.org 2024
rəhbərliyinə müraciət

gir | qeydiyyatdan keç
    Ana səhifə


yükləyin